Part Number Hot Search : 
BAW75 DS0404 ISL6730A ISL6730A M6321 FSMRA4JH 2SC231 GF30K
Product Description
Full Text Search
 

To Download AD7298-1 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  8- channel, 1 msps, 1 0- bit sar adc ad7298 - 1 rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062 - 9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ? 2010 C 2011 analog devices, inc. all rights reserved. features 10- bit sar adc 8 single - ended inputs channel sequencer functionality fast throughput of 1 m sps analog input r ange : 0 v to 2.5 v temperature range: ? 40 c to +125 c spec ified for v dd of 2.8 v to 3.6 v logic v oltage v drive = 1.65 v to 3.6 v power - dow n current: <10 a internal 2.5 v r eference internal power - on reset high speed serial interface spi 20- lead lfcsp functional block dia gram 10-bit successive approximation adc input mux t/h v dd gnd pd/rst sclk dout din cs v drive v in7 v in0 control logic sequencer v ref buf ref AD7298-1 09321-001 figure 1. general description the ad7298 - 1 is a 10 - bit, high speed, low power, 8 - channe l, successive approximation adc. the part operates from a single 3.3 v power supply and features throughput rates up to 1 msps. the device contains a low noise, wide bandwidth track - and - hold amplifier that can handle input frequencies in excess of 30 mhz. the ad7298 - 1 offers a programmable sequencer, which enables the selection of a preprogrammable sequence of channels for conversion. the device has an on - chip, 2.5 v reference that can be disabled to allow the use of an external reference. t he device offer s a 4 - wire serial interface compatible with spi and dsp interface standards. the ad7298 - 1 uses advanced design techniques to achieve very low power dissipation at high throughput rates. the part also offers flexible power/throughput rate management option s. the part is offered in a 20 - lead lfcsp package. product highlights 1. ideally suited to monitoring system variables in a variety of systems. this includes telecommunications , and process and industrial control. 2. high throughput rate of 1 msps with low powe r consumption. 3. eight single - ended inputs with a channel sequencer. a consecutive sequence of channels can be selected on which the adc cycles and converts.
important links for the AD7298-1 * last content update 12/13/2013 05:06 pm similar products & parametric selection tables find similar products by operating parameters documentation an-1141: powering a dual supply precision adc with switching regulators an-931: understanding pulsar adc support circuitry an-932: power supply sequencing an-877: interfacing to high speed adcs via spi an-935: designing an adc transformer-coupled front end an-742: frequency domain response of switched-capacitor adcs the data conversion handbook integrated sar adc family in 4mm x 4mm package mt-031: grounding data converters and solving the mystery of mt-002: what the nyquist criterion means to your sampled data system design mt-001: taking the mystery out of the infamous formula, snr=6.02n + 1.76db, and why you should care ms-2210: designing power supplies for high speed adc ms-2022: seven steps to successful analog-to-digital signal conversion (noise calculation for proper signal conditioning) ms-2124: understanding ac behaviors of high speed adcs nine often overlooked adc specifications evaluation kits & symbols & footprints symbols and footprints design support submit your support request here: linear and data converters embedded processing and dsp telephone our customer interaction centers toll free: americas: 1-800-262-5643 europe: 00800-266-822-82 china: 4006-100-006 india: 1800-419-0108 russia: 8-800-555-45-90 quality and reliability lead(pb)-free data suggested companion products recommended driver amplifiers for the AD7298-1 for low frequency and low bias current, we recommend the ada4627-1, ada4637-1 or the ad8610 . for high speed and low noise, we recommend the ad8021, ada4897-1 or the ada4899-1 . for precision, low noise, low cost, single supply, we recommend the ada4841-1 or the ada4896-2 . for additional driver amplifier selections , we recommend selecting the product category and filtering on our parametric search tables. recommended external voltage references - 2.5v for the AD7298-1 for high accuracy, low noise, low temperature drift, we recommend the adr431, adr441 or the adr4525 . for a reference buffer amplifier, we recommend the op177, ad8655 or the dual ada4077-2 . for additional voltage reference selections , we recommend filtering on our parametric search tables. recommended digital isolators for the AD7298-1 for spi interface, we recommend the adum1401, adum4401 or the adum3481 . for additional digital isolator selections , we recommend filtering on our parametric search tables. recommended power solutions for selecting voltage regulator products, use adisimpower . for selecting supervisor products, use the supervisor parametric search . design collaboration community collaborate online with the adi support team and other designers about select adi products. follow us on twitter: www.twitter.com/adi_news like us on facebook: www.facebook.com/analogdevicesinc sample & buy AD7298-1 view price & packaging request evaluation board request samples check inventory & purchase find local distributors * this page was dynamically generated by analog devices, inc. and inserted into this data sheet. note: dynamic changes to the content on this page (labeled 'important links') does not constitute a change to the revision number of the product data sheet. this content may be frequently modified. powered by tcpdf (www.tcpdf.org)
AD7298-1 rev. a | page 2 of 24 table of contents features .............................................................................................. 1 functional block diagram .............................................................. 1 general description ......................................................................... 1 product highlights ........................................................................... 1 revision history ............................................................................... 2 specifications ..................................................................................... 3 timing specifications .................................................................. 5 absolute maximum ratings ............................................................ 6 thermal resistance ...................................................................... 6 esd caution .................................................................................. 6 pin configuration and function description .............................. 7 typical performance characteristics ............................................. 9 terminology .................................................................................... 12 circuit information ........................................................................ 13 converter operation .................................................................. 13 analog input ............................................................................... 13 v drive ............................................................................................ 14 the internal or external reference .......................................... 14 control register .............................................................................. 15 modes of operation ....................................................................... 16 traditional multichannel mode of operation ........................ 16 repeat operation ....................................................................... 17 power - down modes .................................................................. 18 powering up the ad7298 -1 ...................................................... 19 reset ............................................................................................. 19 serial interface ................................................................................ 20 layout and configuration ............................................................. 21 outline dimensions ....................................................................... 22 ordering guide .......................................................................... 22 revision h istory 1/ 11 rev. 0 to rev. a removed input impedance parameter .......................................... 3 added input ca pacitance parameter of 8 pf ................................ 3 changes to figure 10 ...................................................................... 10 change d c1 value to 8 pf in analog input section .................. 13 changes to figure 22 ...................................................................... 14 10/10 revision 0: initial version
AD7298-1 rev. a | page 3 of 24 specifications v dd = 2.8 v to 3.6 v, v drive = 1.65 v to 3.6 v, f sample = 1 msps, f sclk = 20 mhz, v ref = 2.5 v internal, t a = ?40c to +125c, unless otherwise noted. table 1. parameter min typ max unit test conditions/comments dynamic performance f in = 50 khz sine wave signal-to-noise ratio (snr) 1 61 61.5 db signal-to-noise-(and-distortion) ratio (sinad) 2 61 61.5 db total harmonic distortion (thd) 2 ?82 ?75 db spurious-free dynamic range (sfdr) ?83 ?76 db intermodulation distortion (imd) f a = 40.1 khz, f b = 41.5 khz second-order terms ?86 db third-order terms ?86 db channel-to-channel isolation ?90 db f in = 50 khz, f noise = 60 khz sample and hold aperture delay 3 12 ns aperture jitter 3 40 ps full power bandwidth 30 mhz at 3 db 10 mhz at 0.1 db dc accuracy resolution 10 bits integral nonlinearity (inl) 2 0.25 0.5 lsb differential nonlinearity (dnl) 2 0.3 0.5 lsb guaranteed no missed codes to 10 bits offset error 2 0.5 1.125 lsb offset error matching 2 0.625 1.125 lsb offset temperature drift 4 ppm/c gain error 2 0.25 1 lsb gain error matching 2 0.16 0.625 lsb gain temperature drift 0.5 ppm/c analog input input voltage ranges 0 v ref v dc leakage current 0.01 1 a input capacitance 32 pf when in track mode 8 pf when in hold mode reference input/output reference output voltage 4 2.4925 2.5 2.5075 v 0.3% maximum at 25c long-term stability 150 ppm for 1000 hours output voltage hysteresis 50 ppm reference input voltage range 1 2.5 v dc leakage current 0.01 1 a external reference applied to the v ref pin v ref output impedance 1 v ref temperature coefficient 12 35 ppm/c v ref noise 60 v rms bandwidth = 10 mhz logic inputs input high voltage, v inh 0.7 v drive v input low voltage, v inl 0.3 v drive v input current, i in 0.01 1 a v in = 0 v or v drive input capacitance, c in 3 3 pf
AD7298-1 rev. a | page 4 of 24 parameter min typ max unit test conditions/comments logic outputs output high voltage, v oh v drive ? 0.3 v v drive < 1.8 v drive ? 0.2 v v drive 1.8 output low voltage, v ol 0.4 v floating state leakage current 0.01 1 a floating state output capacitance 3 8 pf conversion rate conversion time 1 t 2 + (16 t sclk ) s for v in0 to v in7 with one cycle latency track-and-hold acquisition time 2, 3 100 ns full-scale step input throughput rate 1 msps f sclk = 20 mhz; for analog voltage conversions, one cycle latency power requirements digital inputs = 0 v or v drive v dd 2.8 3 3.6 v v drive 1.65 3 3.6 v i total 5 v dd = 3.6 v, v drive = 3.6 v normal mode (operational) 5.8 6.4 ma normal mode (static) 4.1 4.6 ma partial power-down mode 2.7 3.3 ma full power-down mode 1 1.6 a t a = ?40c to +25c 10 a t a = ?40c to +125c power dissipation 6 normal mode (operational) 17.4 19.2 mw v dd = 3 v, v drive = 3 v 23 mw normal mode (static) 14.8 16.6 mw partial power-down mode 9.8 11.9 mw full power-down mode 3.6 5.8 w t a = ?40c to +25c 36 w t a = ?40c to +125c 1 all specifications expressed in decibels are referred to full-scale input fsr and tested with an input signal at 0.5 db below full scale, unless otherwise specified. 2 see the terminology section. 3 sample tested during initial release to ensure compliance. 4 refers to the v ref p in specified for 25c. 5 i total is the total current flowing in v dd and v drive . 6 power dissipation is specified with v dd = v drive = 3.6 v, unless otherwise noted.
AD7298-1 rev. a | page 5 of 24 timing specification s v dd = 2.8 v to 3.6 v , v drive = 1.65 v to 3.6 v , v ref = 2.5 v internal , t a = ? 40 c to + 125c, unless otherwise noted. sample tested during initial release to ensure compliance. all input signals are specified with tr = tf = 5 ns (10% to 90% of v drive ) and timed from a voltage level of 1.6 v. table 2. parameter limit at t min , t max unit test conditions/comments t convert t 2 + (16 t sclk ) s max conversion time 820 ns typ each adc channel v in0 to v in7 , f sclk = 20 mhz f sclk 1 50 khz min frequency of external serial clock 20 mhz max frequency of external serial clock t quiet 6 ns min minimum quiet time required between the end of the serial read and the start of the next voltage conversion in repeat and nonrepeat mode. t 2 10 ns min cs to sclk setup time t 3 1 15 n s max delay from cs (falling edge) until dout three - state disabled t 4 1 data access time after sclk falling edge 35 ns max v drive = 1.65 v to 3 v 28 ns max v drive = 3 v to 3.6 v t 5 0.4 t sclk ns min sclk low pulse width t 6 0.4 t sclk ns min sclk high pulse width t 7 1 14 ns min sclk to dout valid hold time t 8 1 16/34 ns min/ ns max sclk falling edge to dout high impedance t 9 5 ns min din setup time prior to sclk falling edge t 10 4 ns min din hold time after sclk falling edge t 11 1 30 ns max delay from cs rising edge to dout high impedance t power - up 6 ms max internal reference power - up time fr om full power - down 1 measured with a load capacitance on dout of 15 pf.
AD7298-1 rev. a | page 6 of 24 absolute maximum rat ings table 3 . parameter rating v dd to gnd, gnd1 ?0.3 v to +5 v v drive to gnd, gnd 1 ? 0.3 v to + 5 v analog input voltage to gnd 1 ?0.3 v to +3 v digital input voltage to gnd ?0.3 v to v drive + 0.3 v digital output voltage to gnd ?0.3 v to v drive + 0.3 v v ref to gnd 1 ?0.3 v to +3 v agnd to gnd ?0.3 v to +0.3 v input current to any pin except supplies 10 ma operating temperature range ?40c to +125c storage temperature range ?65c to +150c junction temperature 150c pb - free temperature, soldering reflow 260(0)c esd 3.5 kv stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. thermal resistance table 4 . thermal resistance package type ja jc unit 20- lead lfcsp 52 6.5 c/w esd caution
AD7298-1 rev. a | page 7 of 24 pin configuration and function description 14 13 12 1 3 4 dout 15 sclk din nc 11 cs v in3 v in5 2 v in4 v in6 5 v in7 7 v ref 6 gnd1 8 d cap 9 gnd 10 v dd 19 v in1 20 v in2 18 v in0 17 pd/rst 16 v drive AD7298-1 top view (not to scale) notes 1. nc = no connect. 2. the exposed metal paddle on the bottom of the lfcsp package should be soldered to pcb ground for proper functionality and heat dissipation. 09321-003 figure 2. pin configuration table 5 . pin function descriptions pin no. mnemonic description 1 to 5, 18 to 20 v in3 , v in4 v in5 , v in6 , v in7 , v in0 , v in1 , v in2 analog inputs. the ad7298 - 1 has eight single - ended analog inputs that are multiplexed into the on - chip track - and - hold. each input channe l can accept analog inputs from 0 v to 2.5 v. any unused input channels should be connected to gnd1 to avoid noise pickup. 6 gnd1 ground. ground reference point for the internal reference circuitry on the ad7298 -1 . the external reference signals and all analog input signals should be referred to th e gnd1 voltage. the gnd1 pin should be connected to the ground plane of a system. all ground pins should ideally be at the same potential and must not be more than 0.3 v apart, even on a transient basis. the v re f pin should be decoupled to this ground pin via a 10 f decoupling cap acitor . 7 v ref internal reference/external reference supply. the nominal internal reference voltage of 2.5 v appears at this pin. provided the output is buffered, the on - chip reference can be taken from this pin and applied externally to the rest of a system. decoupling capacitors should be connected to this pin to decouple the reference buffer. for best performance, it is recommended to use a 10 f decoupling capacitor on this pin to g nd1. the internal reference can be disabled and an external reference supplied to this pin, if required. the input voltage range for the external reference is 2.0 v to 2.5 v. 8 d cap decoupling capacitor pins. decoupling capacitors (1 f recommended) are c onnected to this pin to decouple the internal ldo. 9 gnd ground. ground reference point for all analog and digital circuitry on the ad7298 -1 . the gnd pin should be connected to the ground plane of the system. all ground pins should ideally be at the same potential and must not be more than 0.3 v apart, even on a transient basis. both the d cap and v dd pins should be decoupled to this gnd pin. 10 v dd supply voltage, 2.8 v to 3.6 v. this supply should be decoupled to gnd with 10 f and 100 nf decoupling capa citors. 11 cs chip select, active low logic input. this pin is edge triggered on the falling edge of this input, the track - and - hold goes into hold mode, and a conversion is initiated. this input also frames the serial data transfer. when cs is low, the output bus is enabled and the conversion result becomes available on the dout output. 12 nc no c onnect . 13 d in data in , logic i nput. data to be written to the ad7298 -1 control register is provided on this input and is clocked into the register on the falling edge of sclk. 14 dout serial data output. the conversion result from the ad7298 - 1 is provided on this output as a serial data stream. the bits are clocked out on the falling edge of the sclk input. the data stream from the ad7298 - 1 consists of four address bits indicating which channel the conversion result corresponds to, followed by the 1 0 bits of conversion data (msb first). 15 sclk serial clock, logic input. a serial clock input provides the sclk for accessin g the data from the ad7298 -1.
AD7298-1 rev. a | page 8 of 24 pin no. mnemonic description 16 v drive logic power supply input. the voltage supplied at this pin determines the voltage at which the interface operates. this pin should be decoupled to ground . the voltage range on this pin is 1.65 v to 3.6 v and may be less than the voltage at v dd but should never exceed it by more than 0.3 v. 17 pd / rst power - down pin. this pin places the part into full power - down mode and enables power conservation when operation is not required. th is pin can be used to reset the device by toggling the pin low for a minimum of 1 ns and a maximum of 100 ns. if the maximum time is exceeded, the part enters power - down mode. when placing the ad7298 -1 into full power - down mode, the analog inputs must retu rn to 0 v. epad the exposed metal paddle on the bottom of the lfcsp package should be soldered to pcb ground for proper functionality and heat dissipation.
AD7298-1 rev. a | page 9 of 24 typical performance characteristics ?110 ?90 ?70 ?50 ?30 ?100 ?80 ?60 ?40 ?20 ?10 0 0 100 200 300 frequency (mhz) signal power (db) 400 500 600 v dd = v drive = 3v f sample = 1.17647mhz f in = 50khz f sclk = 20mhz snr = 61.83db thd = ?80.23db 09321-047 figure 3 . typical fft ?1.0 ?0.8 ?0.6 0.6 0.4 0.2 0 0.2 0.4 0.8 1.0 1 101 201 301 401 501 601 701 801 901 1001 in l (lsb) code v dd = 3v v drive = 3v 09321-040 figure 4 . typical adc inl ?1.0 ?0.8 ?0.6 ?0.4 0.6 0.4 0.2 0 0.2 0.8 1.0 1 101 201 301 401 501 601 701 801 901 1001 dnl (lsb) code v dd = 3v v drive = 3v 09321-041 figure 5 . typical adc dnl ?0.50 ?0.40 ?0.30 ?0.20 ?0.10 0 0.10 0.20 0.30 0.40 0.50 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 in l (lsb) v ref (v) inl (positive) inl (negative) 09321-038 figure 6 . inl vs. v ref ?0.50 ?0.40 ?0.30 ?0.20 ?0.10 0 0.10 0.20 0.30 0.40 0.50 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 dn l (lsb) v ref (v) inl (positive) inl (negative) 09321-039 figure 7 . dnl vs. v ref 2 3 4 5 6 7 8 9 10 11 0 0.5 1.0 1.5 2.0 2.5 effective number of bits external vo lt age reference (v) v dd = 3v v drive = 3v 09321-042 figure 8. effective number of bits vs. v ref
AD7298-1 rev. a | page 10 of 24 1.0 1.5 2.0 2.5 3.0 0 0. 5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 curre nt load (ma) v ref (v) v dd = v drive = 3v 09321-109 figure 9. v ref vs. reference output current drive ?110 ?108 ?106 ?104 ?102 ?100 ?98 ?96 ?94 ?92 ?90 1k 10k 100k 1m 10m 100m psrr (db) ripple frequency (hz) v dd = 3v v drive = 3v 09321-110 figure 10 . psrr vs. supply ripple frequency without supply decoupling 70 75 80 85 90 95 100 105 1 10 0 50 100 150 200 250 300 350 400 450 500 550 isol a tion (db) f noise (khz) 09321- 11 1 figure 11 . channel -to- channel isolation, f in = 50 khz 58.0 58.5 59.0 59.5 60.0 60.5 61.0 61.5 62.0 10 100 sinad (db) input frequenc y (khz) v dd = 3v v drive = 3v r source = 0 ? r source = 10 ? r source = 33 ? r source = 47 ? r source = 100 ? r source = 200 ? 09321-046 figure 12 . sinad vs. analog input frequency for various source impedances 60.50 60.75 61.00 61.25 61.50 61.75 62.00 1.0 1.5 2.0 2.5 sinad (db) external reference vo lt age (v) v dd = 3v v drive = 3v 09321-043 figure 13 . sinad vs. reference voltage ?90 ?89 ?88 ?87 ?86 ?85 ?84 ?83 ?82 ?81 ?80 1.0 1.5 2.0 2.5 thd (db) external reference vo lt age (v) v dd = 3v v drive = 3v 09321-044 figure 14 . thd vs. reference voltage
AD7298-1 rev. a | page 11 of 24 ?90 ?85 ?80 ?75 ?70 ?65 ?60 10 100 thd (db) input frequenc y (khz) v dd = 3v v drive = 3v r source = 0 ? r source = 10 ? r source = 33 ? r source = 47 ? r source = 100 ? r source = 200 ? 09321-045 figure 15 . thd vs. analog input frequency for various source impedances 0 1 2 3 4 5 6 0 200 400 600 800 1000 1200 current (ma) throughput (ksps) v dd current v drive current 09321- 1 14 v dd = v drive = 3v figure 16 . average supply current vs. throughput rate 10 11 12 13 14 15 16 17 18 19 0 100 200 300 400 500 600 700 800 900 1000 power (mw) throughput (ksps) v dd = v drive = 3v 09321- 1 18 figure 17 . power vs. throughput in normal mode with v dd = 3 v 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 2.8 2.9 3.0 3.1 3.2 3.3 3.4 3.5 3.6 total current ( a) v dd (v) ?40c 0c +25c v drive = 3v +85c +105c +125c 09321- 1 19 figure 18 . full shutdown current vs. supply voltage for various temperatures
AD7298-1 rev. a | page 12 of 24 terminology signal -to - noise - and - distortion ratio (sinad) the measured ratio of sign al - to - noise and distortion at the output of the adc. the signal is the rms amplitude of the fundamental. noise is the sum of all nonfundamental signals up to half the sampling frequency (f s /2), excluding dc. the ratio is dep endent on the number of quantiza tion levels in the digitization process; the more levels, the smaller the quantization noise. the theoretical signal - to - noise - and - distortion ratio for an ideal n - bit converter with a sine wave input is given by signal - to -( noise + distortion ) = (6.02 n + 1.76) db thus, the sinad is 61.96 db for an ideal 10 - bit converter. total harmonic distortion (thd) the ratio of the rms sum of harmonics to the fundamental. for the ad7298 -1 , it is defined as 1 2 6 2 5 2 4 2 3 2 2 log 20 )db( v vvvvv thd ++++ = where: v 1 is the rms amplitude of the fun damental . v 2 , v 3 , v 4 , v 5 , and v 6 are the rms amplitudes of the second through sixth harmonics. peak harmonic or spurious noise the ratio of the rms value of the next largest component in the adc output spectrum (up to f s /2 and excluding dc) to the rms val ue of the fundamental. typically, the value of this specification is determined by the largest harmonic in the spectrum, but for adcs where the harmonics are buried in the noise floor, it is a noise peak. integral nonlinearity the maximum deviation from a straight line passing through the endpoints of the adc transfer function. the endpoints are zero scale, a point 1 lsb below the first code transition, and full scale, a point 1 lsb above the last code transition. differential nonlinearity the difference between the measured and the ideal 1 lsb change between any two adjacent codes in the adc. offset error the deviation of the first code transition (00000) to (00001) from the ideal that is, gnd1 + 1 lsb. offset error match ing the difference in offset erro r between any two channels. gain error the deviation of the last code transition (111110) to (111111) from the ideal (that is, v ref ? 1 lsb) after the offset error has been adjusted out. gain error match ing the difference in gain error between any two channels. track - and - hold acquisition time the track - and - hold amplifier returns to track mode at the end of the conversion. t he t rack - and - hold acquisition time is the time required for the output of the track - and - hold amplifier to reach its final value, wit hin 1 lsb, after the end of the conversion. power supply rejection ratio (psrr) psrr is defined as the ratio of the power in the adc output at full - scale frequency, f, to the power of a 100 mv p - p sine wave applied to the adc v dd supply of frequency, f s . the frequency of the input varies from 5 khz to 25 mhz. psrr (db) = 10 log( pf / pf s ) where: pf is the power at frequency, f, in the adc output. pf s is the power at frequency, f s , in the adc output.
AD7298-1 rev. a | page 13 of 24 circuit information the AD7298-1 is a high speed, 8-channel, 10-bit adc. the part can be operated from a 2.8 v to 3.6 v supply and is capable of throughput rates of 1 msps per analog input channel. the AD7298-1 provides the user with an on-chip, track-and-hold adc and a serial interface housed in a 20-lead lfcsp. the AD7298-1 has eight, single-ended input channels with channel repeat functionality, which allows the user to select a channel sequence through which the adc can cycle with each consecutive cs falling edge. the serial clock input accesses data from the part, controls the transfer of data written to the adc, and provides the clock source for the successive approximation adc. the analog input range for the ad7928-1 is 0 v to v ref . the AD7298-1 operates with one cycle latency, which means that the conversion result is available in the serial transfer following the cycle in which the conversion is performed. the AD7298-1 provides flexible power management options to allow the user to achieve the best power performance for a given throughput rate. these options are selected by programming the partial power-down bit, ppd, in the control register and using the pd / rst pin. converter operation the AD7298-1 is a 10-bit successive approximation adc based around a capacitive dac. figure 19 and figure 20 show simplified schematics of the adc. the adc is comprised of control logic, sar, and a capacitive dac that are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. figure 19 shows the adc during its acquisition phase. sw2 is closed and sw1 is in position a. the comparator is held in a balanced condition and the sampling capacitor acquires the signal on the selected v in channel. control logic capacitive dac v in a b sw1 sw2 gnd1 comparator 08754-004 figure 19. adc acquisition phase when the adc starts a conversion (see figure 20), sw2 opens and sw1 moves to position b, causing the comparator to become unbalanced. the control logic and the capacitive dac are used to add and subtract fixed amounts of charge to bring the comparator back into a balanced condition. when the comparator is rebalanced, the conversion is complete. the control logic generates the adc output code. figure 22 shows the transfer function of the adc. control logic capacitive dac v in a b sw1 sw2 gnd1 comparator 09321-005 figure 20. adc conversion phase analog input figure 21 shows an equivalent circuit of the analog input structure of the AD7298-1. the two diodes, d1 and d2, provide esd protection for the analog inputs. care must be taken to ensure that the analog input signal never exceeds the internally generated ldo voltage of 2.5 v (d cap ) by more than 300 mv. this causes the diodes to become forward-biased and to start conducting current into the substrate. the maximum current these diodes can conduct without causing irreversible damage to the part is 10 ma. capacitor c1, in figure 21, is typically about 8 pf and can primarily be attributed to pin capacitance. the r1 resistor is a lumped component made up of the on resistance of a switch (track-and-hold switch) and includes the on resistance of the input multiplexer. the total resistance is typically about 155 . the capacitor, c2, is the adc sampling capacitor and has a capacitance of 34 pf typically. c1 pf c2 pf r1 d2 conversion phase: switch open track phase: switch closed d1 d cap (2.5v) v in 09321-006 figure 21. equivalent analog input circuit for ac applications, removing high frequency components from the analog input signal is recommended by using an rc low-pass filter on the relevant analog input pin. in applications where harmonic distortion and signal-to-noise ratios are critical, the analog input should be driven from a low impedance source. large source impedances significantly affect the ac performance of the adc. this may necessitate the use of an input buffer amplifier. the choice of the op amp is a function of the particular application performance criteria.
AD7298-1 rev. a | page 14 of 24 adc transfer function the output coding of the ad7298 -1 is straight binary for the analog input channel conversion results . the designed code transitions occur at successive lsb values (that is, 1 lsb, 2 lsbs, and so forth). the lsb size is v ref /1024 for the ad7298 -1 . the ideal transfer characteristic for the ad7298 -1 for straight binary coding is s hown in figure 22 . 111...111 111...110 111...000 011...111 000...010 000...001 000...000 1lsb = v ref /1024 analog input notes 1. v ref is 2.5v. adc code +v ref ? 1lsb 1lsb 0v 09321-007 figure 22 . straight binary transfer characteristic v drive the ad7298 -1 also provides th e v drive feature. v drive controls the voltage at which the serial interface operates. v drive allows the adc to easily interface to both 1.8 v and 3 v processors. for example, if the ad7298 -1 were operated with a v dd of 3.3 v, t h e v drive pin could be powere d from a 1.8 v supply. this enables the ad7298 -1 to operate with a larger dynamic range with a v dd of 3.3 v while still being able to interface to 1.8 v processors. take care to ensure v drive does not exceed v dd by more than 0.3 v (see the absolute maximum ratings section). the internal or exte rnal reference the ad7298 -1 can operate with either the internal 2.5 v on - chip reference or an externally applied reference. the ext_ref bit in the control register is used to determine whether the internal reference is used. if the ext_ref bit is selected in the control register, an external reference can be supplied through the v ref pin. at power - up, the internal reference is enabled. suitable external reference sources for t he ad7298 -1 include ad780 , ad1582 , adr431 , ref193 , and adr391 . the internal reference circuitry consists of a 2.5 v band gap reference and a reference buffer. when the ad7298 -1 is operated in internal reference mode, the 2.5 v internal reference is available at the v ref pin, which should be d ecoupled to gnd1 using a 10 f capacitor. it is recommended that the internal reference be buffered before applying it elsewhere in the system. the internal reference is capable of sourcing up to 2 ma of current wh en the converter is static. the reference buffer requires 5.5 m s to power up and charge the 10 f decoupling capacitor during the power - up time.
AD7298-1 rev. a | page 15 of 24 control register the control register of the ad7298 - 1 is a 16 - bit, write - only register. data is loaded from the din pin of the ad7298 - 1 on the fall ing edge of sclk. the data is transferred on the din line at the same time that the conversion result is read from the part. the data transferred on the din line corresponds to the ad7298 - 1 configuration for the next conversion. this requires 16 serial clo cks for every data transfer. only the information provided on the first 16 falling clock edges (after the falling edge of cs ) is loaded to the control register. msb denotes the first bit in the data stream. the bit functions are outlined in table 6 and table 7 . at power - up, the default content of the control register is all zeros. table 6 . control register bit functions msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 write repeat ch0 ch1 ch2 ch3 ch4 ch5 ch6 ch7 0 dontc dontc ext_ref dontc ppd table 7 . control register bit function description bit mnemonic description d15 write the value written to this bit determines whether the subsequent 15 bits are loaded to the control register. if this bit is a 1, the following 15 bits are written to the control register . i f this bit is a 0, then the remaining 15 bits are not loaded to the control register , and it r emains unchanged. d14 repeat this bit enables the repeated conversion of the selected sequence of channels. d13 to d6 ch0 to ch7 these eight channel selection bits are loaded at the end of the current conversion and select which analog input channel is to be converted in the next serial transfer, or they can select the sequence of channels for conversion in the subsequent serial transfers. each ch x bit corresponds to an analog input channel. a channel or sequence of channels is selected for conversion by writing a 1 to the appropriate ch x bit/bits. channel address bits corresponding to the conversion result are output on dout prior to the 1 0 bits of data. the next channel to be converted is selected by the mux on the 14 th sclk falling edge. d5 0 zero sh ould be written to this bit. d4, d3, d1 dontc dont care. d2 ext_ref writing l ogic 1 to this bit, enables the use of an external reference. the input voltage range for the external reference is 1 v to 2.5 v. the external reference should not exceed 2.5 v or the device performance is affected. d0 ppd this partial power - down mode is selected by writing a 1 to this bit in the control register. in this mode, some of the internal analog circuitry is powered down. the ad7298 -1 retains the information in the control register while in partial power - down mode. the part remains in this mode until a 0 is written to this bit. table 8 . channel address bits add3 add2 add1 add0 analog input channel 0 0 0 0 v in0 0 0 0 1 v in1 0 0 1 0 v in2 0 0 1 1 v in3 0 1 0 0 v in4 0 1 0 1 v in5 0 1 1 0 v in6 0 1 1 1 v in7
AD7298-1 rev. a | page 16 of 24 modes of operation the ad7298 - 1 offers different modes of operation that are designed to provide additional flexibility for the user. these options can be chosen by programming the content of the control register to select the desired mode. traditional multicha nnel mode of operation the ad7298 - 1 can operate as a traditional multichannel adc, where each serial transfer selects the next channel for conversion . one must write to the control register to configure and select the desired input channel prior to initiating any conversions. in the traditional mode of operation, the cs signal is used to frame the first write to the converter on the d in pin. in this mode of operation, the repeat bit in the control register is set to a low logic level (0 ), th erefore the repeat function is not in use. the data, which appears on the dout pin during the initial write to the control register, is invalid. th e first cs falling edge initiates a write to the control register to configure the device; a conversion is then initiated for the selected analog input channel (v in0 ) on the subsequent ( second ) cs falling edge; and the t hird cs falling edge will have the result (v in2 ) available for reading. the ad7298 -1 operates with one cycle latency, th erefore the conversion result corresponding to each conversion is available one serial read cycle after the cycle in w hich the conversion was initiated. as the device operates with one cycle latency, the control register configuration sets up the configuration for the next conversion, which is initiated on the next cs falling edge, but the first bit of t he corresponding result is not clocked out until the subsequent falling cs edge , as shown in figure 23 . if more than one channel is selected in the control register, the ad7298 -1 converts all sel ected channels sequentially in ascending order on successive cs falling edges. once all the selected channels in the control register are converted, the ad7298 -1 ceases converting until the user rewrites to the control register to select the next channel for conversion. this operation is shown in figure 24. dout returns all 1s if the sequence of conversions is completed or if no channel is selected. cs sclk dout din 1 10 16 1 16 1 16 1 16 conversion result for channel 4 conversion result for channel 1 invalid data invalid data data written to control register channel 4 selected data written to control register channel 1 selected no write to the control register no write to the control register 09321-009 figure 23 . configuring a conversion and read with the ad7298 -1, one channel selected for conversion cs sclk dout din 1 10 16 1 16 1 16 conversion result for channel 1 conversion result for channel 5 conversion result for channel 2 invalid data invalid data no write to the control register no write to the control register no write to the control register data written to control register ch 1 and 2 selected cs sclk dout din 1 16 1 16 data written to control register channel 5 selected 09321-010 figure 24 . configuring a conversion and read with the ad7298 -1, numerous channels selected for conversion
AD7298-1 rev. a | page 17 of 24 cs sclk dout din 1 10 16 1 16 1 16 conversion result for channel 0 conversion result for channel 1 invalid data invalid data no write to the control register no write to the control register data written to control register ch0, ch1, and ch2 selected: repeat = 1 cs sclk dout din 1 16 1 16 1 16 conversion result for channel 0 conversion result for channel 2 no write to the control register no write to the control register no write to the control register 09321-0 11 figure 25 . configuring a conversion and read in repeat mode repeat operation the repeat bit in the control register allows the user to select a sequence of channels on which the ad7298 -1 continuously converts. when the repeat bit is set in the control register, the ad7298 -1 contin uously cycles through the selected channels in ascending order, beginning with the lowest channel and converting all channels selected in the control register. on completion of the sequence, the ad7298 -1 returns to the first selected channel in the control register and recommences the sequence. the conversion sequence of the selected channels in the repeat mode of operation continues until the control register of the ad7298 -1 is reprogrammed. it is not necessary to write to the control register once a repe at operation is initiated unless a change in the ad7298 -1 configuration is required. the write bit must be set to zero , or the din line tied low to ensure that the control register is not accidentally overwritten or the automatic conversion sequence interr upted. a write to the control register during the repeat mode of operation resets the cycle even if the selected channels are unchanged. thus, the next conversion by the ad7298 -1 after a write operation will be the first selected channel in the sequence. to select a sequence of channels, the associated channel bit must be set to a logic high state (1) for each analog input whose conversion is required. for example, if the repeat bit = 1, then ch0, ch1, and ch2 = 1. the v in0 analog input is converted on t he first cs falling edge following the write to the control register, the v in1 channel is converted on the subsequent cs falling edge, and the v in0 conversion result is available for reading. the third cs falling edge following the write operation initiates a conversion on v in2 and has the v in1 result available for reading. the ad7298 -1 operates with one cycle latency, th erefore the conversion result corresponding to each conversion is available one seri al read cycle after the cycle in which the conversion is initiated. this mode of operation simplifies the operation of the device by allowing consecutive channels to be converted without having to reprogram the control register or write to the part on each serial transfer. figure 25 illustrates how to set up the ad7298 -1 to continuously convert on a particular sequence of channels. to exit the repeat mode of operation and revert to the traditional mode of operation of a multichanne l adc, ensure that the repeat bit = 0 on the next serial write.
AD7298-1 rev. a | page 18 of 24 power - down modes the ad7298 -1 has a number of power conservation modes of operation that are designed to provide flexible power management options. these options can be chosen to o ptimize the power dissipation/throughput rate ratio for different application requirements. the power - down modes of operation of the ad7298 -1 are controlled by the power - down (ppd) bit in the control register and the pd / rst pin on the device. when power supplies are first applied to the ad7298 -1 , care should be taken to ensure that the part is placed in the required mode of operation . normal mode normal mode is intended for the fastest throughput rate performance because the user does not have to be concerned about any power - up times since the ad7298 -1 remains fully powered on at all times. figure 26 shows the general diagram of the normal mode operation of the ad7298 -1 . the c onversion is initia ted on the falling edge of cs and the track - and - hold enters hold mode. on the 14 th sclk falling edge, the track - and - hold returns to track mode and starts acquiring the analog input, as described in the serial interface section. the data presented to the ad7298 -1 on the din line during the first 16 clock cycles of the data transfer are loaded into the control register (provided the write bit is 1). the part remains fully powered up in normal mode at the end of the conversio n as long as the ppd bit is set to 0 in the write transf er during that conversion. to ensure continued operation in normal mode, the ppd bit should be loaded with 0 on every data write operation. sixteen serial clock cycles are r equired to complete the conversion and access the conversion result. for specified performance, the throughput rate should not exceed 1 msps. when a conversion is complete and the cs has returned high, a minimum of the quiet time, t quiet , must elapse before bringing cs low again to initiate another conversion and access the previous conversion result. cs sclk dout din 1 16 data written to control register if required 4 channel address bits + conversion result 09321-012 figure 26 . normal mode operation partial power - down mode in this mode, part of the internal ci rcuitry on the ad7298 -1 is powered down. the ad7298 - 1 enters partial power - down on the cs rising edge once the current serial write operation containing 16 sclk clock cycles is completed. to enter partial power - down, the ppd bit in the control register should be set to 1 on the last required read transfer from the ad7298 - 1. once in partial power - down mode, the ad7298 - 1 transmits all 1s on the dout pin if cs is toggled low . the ad7298 - 1 remains in partial power - down unti l the power - down bit, ppd, in the control register is changed to logic level 0. the ad7298 - 1 begins powering up on the rising edge of cs following the write to the control register disabling the power - down bit. once t quiet has elapsed, a full 16 sclk write s to the control register must be completed to update its content with the desired channel configuration for the subsequent conversion. a valid conversion is then initiated on the next cs falling edge. because the ad72 98 - 1 has one cycle latency, the first conversion result after exiting partial power - down mode is available in the fourth serial transfer, as shown in figure 27 . the first cycle updates the ppd bit, the second cycle updates the configuration and channel id bits, the third completes the conversion, and the fourth accesses the dout valid result. the use of this mode enables a reduction in the overall power consumption of the device. full power - down mode in this mode, a ll internal circuitry on the ad7298 - 1 is powered down , and no information is retained in the control register or any other internal register. the ad7298 - 1 is placed into full power - down mode by bringing the logic level on the pd / rst pin low for greater than 100 ns. w hen placing the ad7298 - 1 in full power - down mode, the adc inputs must return to 0 v. the pd / rst pin is asynchronous to the clock ; th erefore, it can be triggered at any time . the part can be powered up for normal operation by bringing the pd / rst pin logic level back to a high logic state. the full power - down feature can be used to reduce the average power consumed by the ad7298 - 1 when oper ating at lower throughput rates. the user should ensure that t power - up has elapsed prior to programming the control register and initiating a valid conversion. cs sclk dout din 1 10 16 1 16 1 16 invalid data invalid data write to the control register, select ch1, ppd = 0 part is in partial power down write to control register, ppd = 0. control register configured to power up device. select analog input channels for conversion. the next cycle will convert the first channel programmed in this write operation. part begins to power up on cs rising edge. the part is fully powered up once the write to the control register is completed. ad7298 converting channel 1 next cycle has channel 1 result available for reading. t quiet t quiet 09321-213 no write to control register figure 27 . partial power - down mode of operation
AD7298-1 rev. a | page 19 of 24 powering up the ad7298 -1 the ad7298 -1 contains a power - on reset circuit that sets the control register to its default setting of all zeros ; th erefore, the internal reference is enabled and the device is configured for the normal mode of operation. at power - up, the interna l reference is by default enabled, which takes up to 6 ms (maximum) to power up. if an external reference is being used, the user does not need to wait for the internal reference to power up fully. the ad7298 -1 digital interface is fully functional after 500 s from the initial power - up. therefore, the user can write to the control register a fter 500 s to switch to external reference mode. the ad7298 -1 is then immediately ready to convert once the external reference is available on the v ref pin. when supp lies are first applied to the ad7298 -1 , the user must wait the specified 500 s before programming the control register to select the desired channels for conversion. reset the ad7298 -1 includes a reset feature that can be used to reset the device and the contents of all internal registers, including the control register, to their default state. to activate the reset operation, the pd / rst pin should be brought low for no longer than 100 ns. it is asynchronous with the cl ock ; th erefore, it can be triggered at any time. if the pd / rst pin is held low for greater than 100 ns, the part enters full power - down mode. it is imperative that the pd / rst pin be he ld at a stable logic level at all times to ensure normal operation.
AD7298-1 rev. a | page 20 of 24 serial interface figure 28 shows the detailed timing diagram for the serial interface to the ad7298 -1 . the serial clock provides the conver sion clock and controls the transfer of information to and from the ad7298 -1 during each conversion. the cs signal initiates the data transfer and conversion process. the falling edge of cs puts the track - and - hold into h old mode at which point the analog input is sampled and the bus is taken out of three - state. the conversion is also initiated at this point and requires 16 sclk cycles to complete. the track - and - hold goes back into track mode on the 14 th sclk falling edge as shown in figure 28 at point b. on the 16 th sclk falling edge or on the rising edge of cs , the dout line goes back into three -state. if the rising edge of cs occurs before 16 sclks have elapsed, the conversion is terminated, the dout line goes back into thr ee- state, and the control register is not updated; otherwise, dout returns to three - state on the 16 th sclk falling edge. sixteen serial clock cycles are required to perform the conversion process and to access data from the ad7298 -1. for the ad7298 -1, four channel address bits (add3 to add0) that identify which channel the conversion result corresponds to, precede the 10 bits of data (see table 8 ). when cs go es low , it provides the first address bit to be read in by the microcontroller or dsp. the remaining data is then clocked out by subsequent sclk falling edges, beginning with a second address bit. thus, the firs t falling clock edge on the serial clock has the first address bit provided for reading and also clocks out the second address bit. the three remaining address bits and 12 data bits are clocked out by subsequent sclk falling edges. the final bit in the data transfer is valid for reading on the 16 th falling edge having been clocked out on the previous (15 th ) falling edge. in applications with a slower sclk, it may be possible to read in data on each sclk rising edge depending on the sclk frequency. the first rising edge of sclk after the cs falling edge would have the first address bit provided, and the 15 th rising sclk edge would have last data bit provided. writing information to the control register takes place on the first 16 falling ed ges of sclk in a data transfer, assuming the msb (that is, the write bit) has been set to 1. the 16 - bit word read from the ad7298 -1 always contains four channel address bits that the conversion result corresponds to, followed by the 12- bit conversion resul t. cs dout din t 2 t 3 t 9 t 10 t 4 t 7 t acquisition t 8 t quiet t 5 t 6 sclk three- state three- state add3 write repeat ch0 ch1 ch2 ch3 ext_ref ppd dontc add2 1 2 3 4 5 13 14 b 15 16 add1 add0 db9 db8 db0 don?t care don?t care 09321-014 figure 28 . serial interface timing diagram
AD7298-1 rev. a | page 21 of 24 layout and configura tion for optimum performance, carefully consider the power supply and ground return layout on any pcb where the ad7298 -1 is used. the pcb containing the ad7 298 -1 should have separate analog and digital sections, each having its own area of the board. the ad7298 -1 should be located in the analog section on any pcb. decouple the power supply to the ad7298 -1 to ground with 10 f and 0.1 f capacitors. place the capacitors as physically close as possible to the device, with the 0.1 f capacitor ideally right up against the device. it is important that the 0.1 f capacitor ha s low effective series resistance (esr) and low effective series inductance (esl); common ceramic types of capacitors are suitable. the 0.1 f capacitor s provide a low impedance path to ground for high frequencies caused by transient currents due to internal logic switching. the 10 f capacitors are the tantalum bead type. the power supply line should have as large a trace as possible to provide a low impedance path and reduce glitch effects on the supply line. shield clocks and other components with fast switching digital signals from other parts of the board by a digital ground. avoid crossove r of digital and analog signals, if possible. when traces cross on opposite sides of the board, ensure that they run at right angles to each other to reduce feedthrough effects on the board. the best board layout technique is the microstrip technique wher e the component side of the board is dedicated to the ground plane only , and the signal traces are placed on the solder side; however, this is not always possible with a 2 - layer board.
AD7298-1 rev. a | page 22 of 24 outline dimensions 0.50 bsc 0.50 0.40 0.30 0.30 0.25 0.18 compliant to jedec standards mo-220-wggd. 020509-b bot t om view top view exposed pa d pin 1 indic at or 4.10 4.00 sq 3.90 sea ting plane 0.80 0.75 0.70 0.05 max 0.02 nom 0.20 ref 0.25 min coplanarity 0.08 pin 1 indic at or 2.75 2.60 sq 2.35 for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. 1 20 6 10 11 15 16 5 figure 29 . 20 - lead lead frame chip scale package [lfcsp_wq] 4 mm 4 mm body, very, very thin quad (cp - 20 - 8) dimensions shown in millimeters ordering guide model 1 temperature range package description package option ad7298 -1 bcpz ?40c to +125c 20- lead lead frame chip scale package [lfcsp_wq] cp -20 -8 ad7298 -1 bcpz -rl ?40c to +125c 20- lead lead frame chip scale package [lfcsp_wq] cp -20 -8 1 z = rohs compliant part.
AD7298-1 rev. a | page 23 of 24 notes
AD7298-1 rev. a | page 24 of 24 notes ? 2010 C 2011 analog devices, i nc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d09321 -0- 1/11(a)


▲Up To Search▲   

 
Price & Availability of AD7298-1

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X